# VIRTUAL MACHINE INTROSPECTION

**ON ARM BASED SYSTEMS** 



### ...

# AGEN

### → MOTIVAÇÃO

- **♦ PROBLEMA**
- ♦ SOLUÇÃO

### → HYPERVISORS

- **♦** Histórico em Infosec
- **♦** Tipos

### → ARM

- ♦ RISC Arch
- **♦** Exception Levels
- **♦** Exception Vector Table

### → HYPERVISORS + ARM

- ♦ Virtual Memory
- ♦ SLAT

### **→** XEN PROJECT

- **♦** Arquitetura
- ♦ LibVMI

### → SYSCALL HOOKING

- **♦** Inline Hooking
- ♦ SMC Trick
- **♦** Event Channel

### → HIDING IN THE SHADOWS

- ♦ XEN Altp2m
- **♦** Cache Incoherence
- → OQ FALTOU
- → RECOMENDAÇÕES
- → REFERÊNCIAS

## PRØBL3M4

• • •



# PRØBL3M4

...



Malware é executado no mesmo contexto e com os mesmos privilégios dos softwares anti-malware (AVs, EDRs e etc)

"OBSERVER EFFECT"



### SØLUC4Ø

...

### **GUEST VM**

App #1

Security
Solution

KERNEL

Drivers

OS Kernel

Security
Filter

+1 LAYER (???)



(TYPE 1) HYPERVISOR

### SØLUC4Ø

...

### **GUEST VM**



(TYPE 1) HYPERVISOR



ISOLAMENTO: REFORÇADO PELO HARDWARE!



## TIPOS DE HYPERVISOR

...



TANENBAUM, Andrew S. Modern operating systems. Boston: Pearson, 2015.

Utilizando um Hypervisor Type-1, é possível reduzir uma camada de abstração.

### SECURITY + HYPERVISOR

(x86 LAND)

. . .



issue: #69 | Release date: 2016-05-06 | Editor: The Phrack Staff

http://phrack.org/issues/69/15.html

# SECURITY + HYPERVISOR

...



https://techcommunity.microsoft.com/t5/windows-insider-program/virtualization-based-security-vbs-and-hypervisor-enforced-code/m-p/240571



### ADVANCED RISC MACHINE

### **STOP DOING X86**

- UARCHS WERE NOT SUPPOSED TO BE MICROCODED
- YEARS OF OPTIMIZATION yet NO REAL-WORLD USE FOUND for using anything other than LOAD, STORE and ADD
- wanted to use more complicated instructions for a laugh? We have a tool for that: it is called "COPROCESSOR 0"
- "Yes please MOV this to a location in memory. Please PUSH this to and POP that from the hardware stack" Statements dreamed up by the utterly deranged.

LOOK at what the X86 companies have been demanding your respect for all this time, with all the manufacturing processes we designed for them

(These are REAL products, that were REALLY marketed)



. . .





??????

????????

???????????????

"Hello I would like you to PCLMULQDQ please"

They have played us for absolute fools



### EXCEPTION LEVELS

...





https://developer.arm.com/documentation/102142/0100/Virtualization-in-AArch64

# EXCEPTION VECTOR TABLE



...

| 0x780 SError / vSError  0x700 FIQ / vFIQ Exception from a lower EL and all lower ELs are AArch32.  0x680 Synchronous  0x580 SError / vSError  0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL and at least one lower EL is AArch64.  0x480 Synchronous  0x380 SError / vSError |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0x700 FIQ / vFIQ Exception from a lower EL and all lower ELs are AArch32.  0x600 Synchronous  0x580 SError / vSError  0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL and at least one lower EL is AArch64.  0x400 Synchronous                                                 |
| 0x680 IRQ / vIRQ lower ELs are AArch32.  0x600 Synchronous  0x580 SError / vSError  0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL is AArch64.  0x400 Synchronous                                                                                                             |
| 0x600 Synchronous  0x580 SError / vSError  0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL is AArch64.  0x480 Synchronous                                                                                                                                                      |
| 0x580 SError / vSError  0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL is AArch64.  0x480 Synchronous                                                                                                                                                                         |
| 0x500 FIQ / vFIQ Exception from a lower EL and at least one lower EL is AArch64. 0x400 Synchronous                                                                                                                                                                                                  |
| 0x480 IRQ / vIRQ least one lower EL is AArch64.  0x400 Synchronous                                                                                                                                                                                                                                  |
| 0x400 Synchronous                                                                                                                                                                                                                                                                                   |
| c, name i car                                                                                                                                                                                                                                                                                       |
| 0x380 SFrror / vSFrror                                                                                                                                                                                                                                                                              |
| CENTRAL DELICATION                                                                                                                                                                                                                                                                                  |
| 0x300 FIQ / vFIQ Exception from the current EL                                                                                                                                                                                                                                                      |
| 0x280 IRQ / vIRQ while using SP_ELx                                                                                                                                                                                                                                                                 |
| 0x200 Synchronous                                                                                                                                                                                                                                                                                   |
| 0x180 SError / vSError                                                                                                                                                                                                                                                                              |
| 0x100 FIQ / vFIQ Exception from the current EL                                                                                                                                                                                                                                                      |
| 0x080 IRQ / vIRQ while using SP_EL0                                                                                                                                                                                                                                                                 |
| VBAR_ELn + 0x000 Synchronous                                                                                                                                                                                                                                                                        |

https://developer.arm.com/documentation/100933/0100/AArch64-exception-vector-table



# VIRTUAL MEMORY

...



https://www.starlab.io/blog/deep-dive-mmu-virtualization-with-xen-on-arm

# SLAT (SECOND LEVEL ADDRESS TRANSLATION)



https://developer.arm.com/documentation/102142/0100/Stage-2-translation

...

# **SLAT** (SECOND LEVEL ADDRESS TRANLATION)



Adaptado de: https://www.brainkart.com/article/Memory-Virtualization\_11340/

...



# ARQUITETURA

...



https://wiki.xenproject.org/wiki/Xen\_Project\_Software\_Overview

# INSTRUMENTALIZAÇÃO

### libvmi/libvmi

The official home of the LibVMI project is at https://github.com/libvmi/libvmi.



83 64

...

Issues

08 (0)

☆ 593 Stars Forks

https://github.com/libvmi/libvmi

Contributors



https://xenproject.org/

# **50LUC40**

...











# INSTRUMENTALIZAÇÃO





Elaboração própria.

...



## INLINE HOOKING

. . .



### SYSCALL HOOKING





Elaboração própria.

...

SMC = SECURE MONITOR CALL



só podem ser direcionadas para uma TEE no *TruztZone* ou para o *Hypervisor* 



```
ENTRY(hyp_traps_vector)
               hyp_sync_invalid
               hyp_irq_invalid
               hyp_fiq_invalid
        ventry
               hyp_error_invalid
        ventry hyp_sync
               hyp_irq
        ventry
               hyp_fiq_invalid
        ventry hyp_error
                                           /* Synchronous 64-bit EL0/E 1 */
               quest_sync
        ventry
               quest_irq
               quest_fiq_invalid
        ventry quest_error
               guest_sync_compat
               quest_irq_compat
        ventry
               quest_fiq_invalid_compat
        ventry
        ventry quest_error_compat
```

```
void init_traps(void)
    WRITE_SYSREG((vaddr_t)hyp_traps_vector, VBAR_EL2);
    WRITE_SYSREG(HDCR_TDRA|HDCR_TDOSA|HDCR_TDA|HDCR_TPM|HDCR_TPMCR,
                   MDCR_EL2);
    WRITE_SYSREG(HSTR_T(15), HSTR_EL2);
          struct bootmodule *xen_bootmodule;
          struct domain *d:
          percpu_init_areas();
          setup_pagetables(boot_phys_offset):
```

NÃO QUEREMOS PRECISAR EDITAR ESSE TIPO DE COISA >;(

## XEN EVENT CHANNELS

- No XEN, as interrupts/exceptions são publicadas nos chamados "Event Channels"
  - Um "Event Channel" pode ser lido pelo "Dom0";
  - Dom0 pode registrar funções de callback:

. . .

■ Respondem quando um *interrupt/exception* é publicado.

NÃO PRECISAMOS LIDAR DIRETAMENTE COM A EXCEPTION VECTOR TABLE !!!

# FINAL PIPELINE

...





### XEN ALTP2M

### VTTBR, Virtualization Translation Table Base Register

VTTBR holds the base address of the translation table for the stage 2 translation of memory accesses from Non-secure modes other than Hyp mode.

### Bit field descriptions

VTTBR is a 64-bit register, and is part of:

...

- The Virtualization registers functional group.
- . The Virtual memory control registers functional group.

Figure B1-78 VTTBR bit assignments



### NO ALTP2M



### WITH ALTP2M



# M3MORY V13W SWITCH

STEP #1

...

MEMORY VIEW

(R/W/X)



# M3MORY V13W SW1TCH

...

STEP #2 **MEMORY VIEW MEMORY VIEW** [R/W/X][R/W/X]

# M3MØRY V13W SW1TCH

STEP #3

...

**MEMORY VIEW** 

A

[-/-/X] (hooked)

MEMORY VIEW

A'

[R/-/-]

# M3MØRY V13W SWITCH

...

Read / "integrity check" XEN **VCPU** STEP #4 **MEMORY VIEW MEMORY VIEW** A (hooked) [R/-/-][-/-/X]

# ... M3MORY V13W SW1TCH XEN **vCPU MEMORY VIEW** STEP #5 **MEMORY VIEW** A Switch Views (hooked) [R/-/-][-/-/X]

## M3MØRY V13W SWITCH

...

Read Result XEN **vCPU** Read 1 **MEMORY VIEW** STEP #6 **MEMORY VIEW** A (hooked) [R/-/-][-/-/X]

# ... M3MORY V13W SW1TCH Freeze / Pause XEN **vCPU MEMORY VIEW** STEP #7 **MEMORY VIEW** A Switch Views (hooked) [R/-/-][-/-/X]

M3MØRY V13W SW1TCH **Execute Function A** XEN **VCPU** Fetch >:) STEP #8 **MEMORY VIEW MEMORY VIEW** A (hooked) [R/-/-][-/-/X]

...

M3MORY V13W SW1TCH **Execute Function A VCPU** XEN Não funciona com AArch32! :C Fetch >:) STEP #8 **MEMORY VIEW MEMORY VIEW** A' (hooked) [R/-/-]

...

## TLBs Split / Cache Incoherence



. . .

Current issue : #63 | Release date : 2005-01-08 | Editor : Phrack Staff

Volume 0x0b, Issue 0x3d, Phile #0x08 of 0x14

| ==                                                                              |
|---------------------------------------------------------------------------------|
| ==[ Raising The Bar For Windows Rootkit Detection ]=                            |
| =                                                                               |
| ==[ Sherri Sparks <ssparks at="" dot="" edu="" mail.cs.ucf=""> ]=</ssparks>     |
| ==[ Jamie Butler <james.butler at="" com="" dot="" hbgary=""> ]=</james.butler> |



[ Figure 5 - Faking Read / Writes by Desynchronizing the Split TLB ]

(x86 LAND)

Disponível em: http://phrack.org/issues/63/8.html

# ... TLBs Split / Cache Incoherence **iTLB** código **CPU MMU** dados **dTLB**

#### ... TLBs Split / Cache Incoherence VMID = A(ARM LAND) **MEMORY VIEW iTLB** código VMID = B**CPU MEMORY MMU VIEW** VMID = C**dTLB MEMORY VIEW** VMID = <u>Virtual Machine IDentifier</u>

### ... TLBs Split / Cache Incoherence VMID = B(ARM LAND) **MEMORY VIEW iTLB** código **HOOKED CPU MMU** VMID = B**MEMORY VIEW dTLB ORIGINAL** VMID = <u>Virtual Machine IDentifier</u>

### HIDING IN THE SHADOWS

 Na primeira execução da função a ser monitorada a busca da instrução (fetch) viola as permissões da memory view original (read-only).

. . .

- a. Fazendo com que nenhum mapa de tradução seja salvo nas TLBs.
- 2. O Hypervisor então procede com a interceptação da VM, substituindo a memory view original (read-memory view), por uma com permissões de execução (execute-memory view)
  - a. Contendo a *trapping instruction* (SMC) na posição de interesse.

#### Duas memory views dividem o mesmo VMID!



https://dl.acm.org/doi/10.1145/3274694.3274698

### HIDING IN THE SHADOWS

1. Retomando a execução da VM, a tradução (via SLAT) é realizada com sucesso.

. . .

- O mecanismo de tradução adiciona uma entrada na iTLB contendo o endereço físico que é associado a execute-memory view.
  - a. Consequentemente, as próximas rotinas de tradução vão consultar primeiro a iTLB (não realizando a tradução via SLAT).
- 3. Após executar a função monitorada, o *Hypervisor* alterna novamente para *memory view* original

#### Duas memory views dividem o mesmo VMID!



https://dl.acm.org/doi/10.1145/3274694.3274698

## CONCLUSÃO

...

ALTP2M + CACHE INCOHERENCE =

STEALTH SYSCALL HOOKING



### DRAKVUF

Sergej Proskurin, Tamás K. Lengyel – Stealthy, Hypervisor-based Malware Analysis

#### tklengyel/drakvuf

DRAKVUF Black-box Binary Analysis



A 38
Contributors

. . .

⊙ 66 Issues Discussion

☆ 814

**♀ 229** Forks

https://github.com/tklengyel/drakvuf



https://www.youtube.com/watch?v=86EvJK2Ef U

https://github.com/tklengyel/drakvuf/pull/445/commits/d340292a02aa4f775666e9de89f524efdb179dbb

```
II STREET, Contract of
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           4.444
                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     THE RESERVE THE PARTY OF THE PROPERTY OF THE PARTY OF THE
```



# OQ FALTOU

#### **KASLR**

Without KASLR

Addresses as seen in System.map

Virtual Addresses

Fixed Offset

0xfffffff80000000

bneuburg.github.io/volatility/kaslr/2017/05/05/KASLR2.html

#### **GARANTIR +STEALTH**

#### a0rtega/pafish



Pafish is a testing tool that uses different techniques to detect virtual machines and malware analysis environments in the same...

R 9 Contributors ⊙ 15

Issues

☆ 2

**앟 417** 

0

github.com/a0rtega/pafish

# RECOMENDAÇÕES

On October 25, 2018 By Daax Rynd

. . .

### 5 Days To Virtualization: A Series On Hypervisor Development

https://revers.engineering/7-days-to-virtualization-a-series-on-hypervisor-development/

#### SinaKarvandi/Hypervisor-From-Scratch



Source code of a multiple series of tutorials about the hypervisor. Available at:

https://rayanfam.com/tutorials

A3 3

Contributors

⊙ 1

☆ 1

ę

205

https://github.com/SinaKarvandi/Hypervisor-From-Scratch/

#### Jacob I. Torrey: From Kernel to VMM

This presentation provides a cohesive overview of the Intel VT-xvirtualization extensions from the perspective of a kernel developer. It inishes by outlines.

https://www.youtube.com/watch?v=FSw8Ff1SFLM



https://www.youtube.com/watch?v=FSw8Ff1SFLM

#### tklengyel/drakvuf

DRAKVUF Black-box Binary Analysis



A 38 Contributors ⊙ 66

 $\Box$ 

Discussion

☆ 8

¥ 229



https://github.com/tklengyel/drakvuf

# REFERÊNCIAS

. . .

ARM (org.). **Learn the architecture - AArch64 Virtualization:** Stage 2 translation. [S. 1.], 2019a. Disponível em: https://developer.arm.com/documentation/102142/0100/Stage-2-translation. Acesso em: 7 maio 2022.

ARM (org.). **Learn the architecture - AArch64 Virtualization:** Virtualization in AArch64. [S. l.], 2019b. Disponível em: https://developer.arm.com/documentation/102142/0100/Virtualization-in-AArch64. Acesso em: 7 maio 2022.

ARM (org.). **AArch64 Exception and Interrupt Handling:** AArch64 exception vector table. [S. 1.], 2019c. Disponível em: https://developer.arm.com/documentation/100933/0100/AArch64-exception-vector-table. Acesso em: 7 maio 2022.

ARM (org.). Learn the architecture - AArch64 Virtualization: Secure virtualization. [S. 1.], 2019d. Disponível em: https://developer.arm.com/documentation/102142/0100/Secure-virtualization. Acesso em: 7 maio 2022.

DE BOCK, Yorick; MERCELIS, Siegfried; BROECKHOVE, Jan; et al. Real-time virtualization with Xvisor. **Internet of Things**, v. 11, p. 100238, 2020. Disponível em: <a href="https://linkinghub.elsevier.com/retrieve/pii/S2542660520300718">https://linkinghub.elsevier.com/retrieve/pii/S2542660520300718</a>>. Acesso em: 16 jun. 2022.

# REFERÊNCIAS

. . .

PROSKURIN, S. et al. Hiding in the Shadows: Empowering ARM for Stealthy Virtual Machine Introspection. Proceedings of the 34th Annual Computer Security Applications Conference, 2018. Disponível em: <a href="https://dl.acm.org/doi/10.1145/3274694.3274698">https://dl.acm.org/doi/10.1145/3274694.3274698</a>. Acesso em: 30 ago. 2022

SLOSS, Andrew N; SYMES, Dominic; WRIGHT, Chris. **ARM system developer's guide designing and optimizing system software.** Estados Unidos: Elsevier/ Morgan Kaufman, 2004.

TANENBAUM, Andrew S. Modern operating systems. Quarta edição. Boston: Pearson, 2015.

XEN PROJECT (org.). **Xen ARM with Virtualization Extensions whitepaper**. [S. 1.], 2018a Disponível em: https://wiki.xenproject.org/wiki/Xen\_ARM\_with\_Virtualization\_Extensions\_whitepaper. Acesso em: 7 maio 2022.

XEN PROJECT (org.). **Xen Project Software Overview**. [S. 1.], 2018b. Disponível em: https://wiki.xenproject.org/wiki/Xen Project Software Overview. Acesso em: 7 maio 2022.

## ! MUITO OBRIGADO! Q && A



...



